# Radiation Hard 8192x8 Bit Static RAM

Replaces June 1999 version, DS3692-6.0

DS3692-7.0 January 2000

The MA9264 64k Static RAM is configured as 8192x8 bits and manufactured using CMOS-SOS high performance, radiation hard, 1.5μm technology.

The design uses a 6 transistor cell and has full static operation with no clock or timing strobe required. Address input buffers are deselected when chip select is in the HIGH state.

See Application Note "Overview of the Dynex Semiconductor Radiation Hard 1.5μm CMOS/SOS SRAM Range".

| Operation Mode | CS | CE | ŌĒ | WE | I/O    | Power |
|----------------|----|----|----|----|--------|-------|
| Read           | L  | Н  | L  | Н  | D OUT  |       |
| Write          | L  | Н  | Х  | L  | D IN   | ISB1  |
| Output Disable | L  | Н  | Н  | Н  | High Z |       |
| Standby        | Н  | Х  | Х  | Х  | High Z | ISB2  |
|                | Х  | L  | Х  | Х  | Х      |       |

Figure 1: Truth Table

## **FEATURES**

- 1.5µm CMOS-SOS Technology
- Latch-up Free
- Fast Access Time 70ns Typical
- Total Dose 10<sup>6</sup> Rad(Si)
- Transient Upset >1011 Rad(Si)/sec
- SEU 4.3 x 10<sup>-11</sup> Errors/bitday
- Single 5V Supply
- Three State Output
- Low Standby Current 100µA Typical
- -55°C to +125°C Operation
- All Inputs and Outputs Fully TTL or CMOS Compatible
- Fully Static Operation



Figure 2: Block Diagram

## SIGNAL DEFINITIONS

#### A0-12

Address input pins which select a particular eight bit word within the memory array.

#### D0-7

Bidirectional data pins which serve as data outputs during a read operation and as data inputs during a write operation.

## CS

Chip Select, which, at low level, activates a read or write operation. When at a high level it defaults the SRAM to a prechargencondition and holds the data output drivers in a high impedance state.

## WE

Write Enable which when at a low level enables a write and holds data output drivers in a high impedance state. When at a high level, it enables a read.

#### OE

Output Enable which when at a high level holds the data output drivers in a high impedance state. When at a low level, data output driver state is defined by  $\overline{\text{CS}}$ ,  $\overline{\text{WE}}$  and  $\overline{\text{CE}}$ . If this signal is not used it must be connected to VSS.

#### CE

Chip Enable which when at a high level allows normal operation. When at a low level it defaults the SRAM to a precharge condition, disables the input circuits on all input pins and holds the data output drivers in a high impedance state. If this signal is not used it must be connected to VDD.

## **CHARACTERISTICS AND RATINGS**

| Symbol          | Parameter             | Min. | Max.                 | Units |
|-----------------|-----------------------|------|----------------------|-------|
| V <sub>CC</sub> | Supply Voltage        | -0.5 | 7.0                  | V     |
| VI              | Input Voltage         | -0.3 | V <sub>DD</sub> +0.3 | V     |
| T <sub>A</sub>  | Operating Temperature | -55  | 125                  | °C    |
| Ts              | Storage Temperature   | -65  | 150                  | °C    |

Stresses above those listed may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these conditions, or at any other condition above those indicated in the operations section of this specification, is not Implied Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Figure 3: Absolute Maximum Ratings

## Notes for Tables 4 and 5:

Characteristics apply to pre radiation at  $T_A$  = -55°C to +125°C with  $V_{DD}$  = 5V  $\pm 10\%$  and to post 100k Rad(Si) total dose radiation at  $T_A$  = 25°C with  $V_{DD}$  = 5V  $\pm 10\%$  (characteristics at higher radiation levels available on request). GROUP A SUBGROUPS 1, 2, 3.

| Symbol           | Parameter                        | Conditions (Option)                                                                                                        | Min.                                      | Тур. | Max.                       | Units |
|------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------|----------------------------|-------|
| $V_{DD}$         | Supply voltage                   | -                                                                                                                          | 4.5                                       | 5.0  | 5.5                        | V     |
| V <sub>IH</sub>  | Logical '1' Input Voltage        | - (TTL)<br>(CMOS)                                                                                                          | V <sub>DD</sub> /2<br>0.8 V <sub>DD</sub> | -    | $V_{DD}$ $V_{DD}$          | V     |
| V <sub>IL</sub>  | Logical '0' Input Voltage        | - (TTL)<br>(CMOS)                                                                                                          | V <sub>SS</sub>                           | -    | 0.8<br>0.2 V <sub>DD</sub> | V     |
| V <sub>OH1</sub> | Logical '1' Output Voltage       | I <sub>OH1</sub> = -2mA                                                                                                    | 2.4                                       | -    | -                          | V     |
| V <sub>OH2</sub> | Logical '1' Output Voltage       | I <sub>OH2</sub> = -1mA                                                                                                    | V <sub>DD</sub> -0.5                      | -    | -                          | V     |
| V <sub>OL</sub>  | Logical '0' Output Voltage       | I <sub>OL</sub> = 4mA                                                                                                      | -                                         | -    | 0.4                        | V     |
| I <sub>LI</sub>  | Input Leakage Current            | $V_{IN} = V_{DD}$ or $V_{SS}$ All inputs                                                                                   | -                                         | -    | ±10                        | μА    |
| I <sub>LO</sub>  | Output Leakage Current           | Chip disabled, $V_{OUT} = V_{DD}$ or $V_{SS}$                                                                              | -                                         | -    | ±10                        | μА    |
| I <sub>SB1</sub> | Selected Static Current (CMOS)   | All inputs = $V_{DD}$ -0.2V<br>except $\overline{CS} = V_{SS}$ +0.2V                                                       | -                                         | 0.1  | 10                         | mA    |
| I <sub>DD</sub>  | Dynamic Operating Current (CMOS) | $f_{RC}$ = 1MHz, all inputs<br>switching, $V_{IH} = V_{DD}$ -0.2V                                                          | -                                         | 6    | 18                         | mA    |
| I <sub>SB2</sub> | Standby Supply Current           | $\overline{\text{CS}} = \text{V}_{\text{DD}} \text{-} 0.2\text{V}$ $\text{CE} = \text{V}_{\text{SS}} \text{+} 0.2\text{V}$ | -                                         | 0.1  | 10                         | mA    |

Figure 4: Electrical Characteristics

| Symbol           | Parameter                          | Conditions                                                                                                             | (Option) | Min. | Тур. | Max. | Units |
|------------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------|------|------|------|-------|
| V <sub>DR</sub>  | V <sub>CC</sub> for Data Retention | $\overline{\text{CS}} = V_{\text{DR}}, \text{CE} = V_{\text{SS}}$                                                      |          | 2.0  | -    | -    | V     |
| I <sub>DDR</sub> | Data Retention Current             | $\overline{\text{CS}} = \text{V}_{\text{DR}},  \text{V}_{\text{DR}} = 2.0 \text{V}$ $\text{CE} = \text{V}_{\text{SS}}$ |          | -    | 0.05 | 4    | mA    |

Figure 5: Data Retention Characteristics

# **AC CHARACTERISTICS**

Conditions of Test for Tables 5 and 6:

- 1. Input pulse =  $V_{ss}$  to 3.0V (TTL) and  $V_{ss}$  to 4.0V (CMOS). 2. Times measurement reference level = 1.5V.
- 3. Input Rise and Fall times ≤5ns.
- 4. Output load 1TTL gate and CL = 60pF.
- 5. Transition is measured at ±500mV from steady state.
- 6. This parameter is sampled and not 100% tested.

# Notes for Tables 6 and 7:

Characteristics apply to pre-radiation at  $T_A$  = -55°C to +125°C with  $V_{DD}$  = 5V±10% and to post 100k Rad(Si) total dose radiation at  $T_A$  = 25°C with  $V_{DD}$  = 5V ±10%. GROUP A SUBGROUPS 9, 10, 11.

| Symbol                  | Symbol Parameter MAX9264X70 Min Max  |    | 264X70<br>  <b>Max</b> | MAX9264X95<br>Min   Max |    | Units |
|-------------------------|--------------------------------------|----|------------------------|-------------------------|----|-------|
| T <sub>AVAVR</sub>      | Read Cycle Time                      | 70 | -                      | 95                      | -  | ns    |
| $T_{AVQV}$              | Address Access Time                  | -  | 65                     | -                       | 90 | ns    |
| $T_{EHQV}$              | Chip Select Access Time              | -  | 70                     | -                       | 95 | ns    |
| $T_{SLQV}$              | Chip Enable Access Time              | -  | 70                     | -                       | 95 | ns    |
| T <sub>EHQX</sub> (5,6) | Chip Selection to Output in Low Z    | 15 | -                      | 15                      | -  | ns    |
| T <sub>SLQX</sub> (5,6) | Chip Enable to Output in Low Z       | 15 | -                      | 15                      | -  | ns    |
| T <sub>ELQZ</sub> (5,6) | Chip Deselection to Output in High Z | 0  | 20                     | 0                       | 20 | ns    |
| T <sub>SHQZ</sub> (5,6) | Chip Disable to Output in High Z     | 0  | 20                     | 0                       | 20 | ns    |
| $T_{AXQX}$              | Output Hold from Address Change      | 30 | -                      | 40                      | -  | ns    |
| $T_{GLQV}$              | Output Enable Access Time            |    | 25                     | -                       | 30 | ns    |
| T <sub>GLQX</sub> (5,6) | Output Enable to Output in Low Z     | 15 | -                      | 15                      | -  | ns    |
| T <sub>GHQZ</sub> (5,6) | Output Enable to Output in High Z    | 0  | 20                     | 0                       | 20 | ns    |

Figure 6: Read Cycle AC Electrical Characteristics

| Symbol                  | Symbol Parameter MAX9264X70 Min Max |    | MAX9264X95<br>Min   Max |    | Units |    |
|-------------------------|-------------------------------------|----|-------------------------|----|-------|----|
| T <sub>AVAVW</sub>      | Write Cycle Tlme                    | 55 | -                       | 60 | -     | ns |
| T <sub>EHWH</sub>       | Chip Selection to End of Write      | 50 | -                       | 60 | -     | ns |
| T <sub>SLWH</sub>       | Chip Enable to End of Write         | 50 | -                       | 60 | -     | ns |
| T <sub>AVWH</sub>       | Address Valid to End of Write       | 50 | -                       | 55 | -     | ns |
| T <sub>AVWL</sub>       | Address Set Up Time                 | 0  | -                       | 0  | -     | ns |
| T <sub>wlwh</sub>       | Write Pulse Width                   | 40 | -                       | 45 | -     | ns |
| T <sub>WHAV</sub>       | Write Recovery Time                 | 0  | -                       | 0  | -     | ns |
| T <sub>WLQZ</sub> (5,6) | Wnte to Output in High Z            | 0  | 20                      | 0  | 20    | ns |
| T <sub>DVWH</sub>       | Data to Write Time Overlap          | 25 | -                       | 30 | -     | ns |
| T <sub>WHDX</sub>       | Data Hold from Write                | 0  | -                       | 0  | -     | ns |
| T <sub>WHQX</sub> (5,6) | Output Active from End to Write     | 0  | 20                      | 0  | 20    | ns |

Figure 7: Write Cycle AC Electrical Characteristics

| Syı | mbol            | Parameter          | Conditions            | Min. | Тур. | Max. | Units |
|-----|-----------------|--------------------|-----------------------|------|------|------|-------|
| (   | C <sub>IN</sub> | Input Capacitance  | V <sub>1</sub> = 0V   | -    | 3    | 5    | pF    |
| C   | OUT             | Output Capacitance | V <sub>I/O</sub> = 0V | -    | 5    | 7    | pF    |

Note:  $T_A = 25$ °C and f = 1MHz. Data obtained by characterisation or analysis; not routinely measured.

Figure 8: Capacitance

| Symbol         | Parameter           | Conditions                                                           |
|----------------|---------------------|----------------------------------------------------------------------|
| F <sub>τ</sub> | Basic Functionality | V <sub>DD</sub> = 4.5V - 5.5V, FREQ = 1MHz                           |
|                |                     | $V_{IL} = V_{SS}, V_{IH} = V_{DD}, V_{OL} \le 1.5V, V_{OH} \ge 1.5V$ |
|                |                     | TEMP = -55°C to +125°C, GPS PATTERN SET                              |
|                |                     | GROUP A SUBGROUPS 7, 8A, 8B                                          |

Figure 9: Functionality

| Subgroup | Definition                                                      |  |  |  |
|----------|-----------------------------------------------------------------|--|--|--|
| 1        | Static characteristics specified in Tables 4 and 5 at +25°C     |  |  |  |
| 2        | Static characteristics specified in Tables 4 and 5 at +125°C    |  |  |  |
| 3        | Static characteristics specified in Tables 4 and 5 at -55°C     |  |  |  |
| 7        | Functional characteristics specified in Table 9 at +25°C        |  |  |  |
| 8A       | Functional characteristics specified in Table 9 at +125°C       |  |  |  |
| 8B       | Functional characteristics specified in Table 9 at -55°C        |  |  |  |
| 9        | Switching characteristics specified in Tables 6 and 7 at +25°C  |  |  |  |
| 10       | Switching characteristics specified in Tables 6 and 7 at +125°C |  |  |  |
| 11       | Switching characteristics specified in Tables 6 and 7 at -55°C  |  |  |  |

Figure 10: Definition of Subgroups

# **TIMING DIAGRAMS**



Figure 11a: Read Cycle 1



Figure 11b: Read Cycle 2



- 1. WE must be high during all address transitions.
- A write occurs during the overlap (T<sub>WLWH</sub>) of a low CS, a high CE and a low WE.
   T<sub>WHAV</sub> is measured from either CS or WE going high or CE going low, whichever is the earlier, to the end of the write cycle.
- 4. If the  $\overline{\text{CS}}$  low or CE high transition occurs simultaneously with, or after, the  $\overline{\text{WE}}$  low transition, the output remains in the high impedance state.
- 5. DATA OUT is in the active state, so DATA IN must not be in the opposing state.
- 6. DATA OUT is the write data of the current cycle, if selected.
- 7. DATA OUT is the read data of the next address, if selected.
- 8.  $\overline{\text{OE}}$  is low. (If  $\overline{\text{OE}}$  is high then DATA OUT remains in the high impedance state throughout the cycle).

Figure 12: Write Cycle

## **TYPICAL PERFORMANCE CHARACTERISTICS MAx9264x70**





































# **OUTLINES AND PIN ASSIGNMENTS**



Figure 13: 28-Lead Ceramic DIL (Solder Seal) - Package Style C



Figure 14: 28-Lead Ceramic Flatpack (Solder Seal) - Package Style F

| Function     | Pin Number<br>Option D and F | Via    | Static<br>1 | Static 2 | Dynamic | Radiation |
|--------------|------------------------------|--------|-------------|----------|---------|-----------|
| A12          | 2                            | R      | 5V          | 0V       | F14     | 5V        |
| A7           | 3                            | R      | 5V          | 0V       | F7      | 5V        |
| A6           | 4                            | R      | 5V          | 0V       | F9      | 5V        |
| A5           | 5                            | R      | 5V          | 0V       | F8      | 5V        |
| A4           | 6                            | R      | 5V          | 0V       | F11     | 5V        |
| A3           | 7                            | R      | 5V          | 0V       | F10     | 5V        |
| A3<br>A2     | 8                            | R      | 5V          | 0V       | F5      | 5V        |
| A2<br>A1     | 9                            | R      | 5V          | 0V       | F4      | 5V        |
| A0           | 10                           | R      | 5V          | 0V       | F3      | 5V        |
| D/Q0         | 11                           | R      | 5V          | 0V       | F1      | 5V        |
| D/Q0<br>D/Q1 | 12                           | R      | 5V          | 0V       | F1      | 5V        |
|              | 13                           | R      | 5 V         | 0V       | F1      | 5 V       |
| D/Q2         | · ·                          |        |             |          |         |           |
| GND(VSS)     | 14                           | Direct | 0V          | 0V       | 0V      | 0V        |
| D/Q3         | 15                           | R      | 5V          | 0V       | F1      | 5V        |
| D/Q4         | 16                           | R      | 5V          | 0V       | F1      | 5V        |
| D/Q5         | 17                           | R      | 5V          | 0V       | F1      | 5V        |
| D/Q6         | 18                           | R      | 5V          | 0V       | F1      | 5V        |
| D/Q7         | 19                           | R      | 5V          | 0V       | F1      | 5V        |
| CSB          | 20                           | R      | 5V          | 0V       | F15     | 5V        |
| A10          | 21                           | R      | 5V          | 0V       | F2      | 5V        |
| OEB          | 22                           | R      | 5V          | 0V       | F15     | 5V        |
| A11          | 23                           | R      | 5V          | ٥٧       | F6      | 5V        |
| A9           | 24                           | R      | 5V          | 0V       | F13     | 5V        |
| A8           | 25                           | R      | 5V          | ٥V       | F12     | 5V        |
| CE           | 26                           | R      | 5V          | 0V       | F15B    | 5V        |
| WB           | 27                           | R      | 5V          | 0V       | F0      | 5V        |
| VDD          | 28                           | Direct | 5V          | 5V       | 5V      | 5V        |

<sup>1.</sup> F0=150KHz, F1=F0/2, F2=F0/4, F3=F0/8 etc. 2. Static 1, Static 2 and Dynamic: R=4k7. 3. Radiation: R=10k.

Figure 15: Burnin and Radiation Configuration

## **RADIATION TOLERANCE**

## **Total Dose Radiation Testing**

For product procured to guaranteed total dose radiation levels, each wafer lot will be approved when all sample devices from each lot pass the total dose radiation test.

The sample devices will be subjected to the total dose radiation level (Cobalt-60 Source), defined by the ordering code, and must continue to meet the electrical parameters specified in the data sheet. Electrical tests, pre and post irradiation, will be read and recorded.

Dynex Semiconductor can provide radiation testing compliant with MIL-STD-883 test method 1019, Ionizing Radiation (Total Dose).

| Total Dose (Function to specification)*      | 1x10 <sup>5</sup> Rad(Si)             |
|----------------------------------------------|---------------------------------------|
| Transient Upset (Stored data loss)           | 5x10 <sup>10</sup> Rad(Si)/sec        |
| Transient Upset (Survivability)              | >1x10 <sup>12</sup> Rad(Si)/sec       |
| Neutron Hardness (Function to specification) | >1x10 <sup>15</sup> n/cm <sup>2</sup> |
| Single Event Upset**                         | 4.3x10 <sup>-11</sup> Errors/bit day  |
| Latch Up                                     | Not possible                          |

<sup>\*</sup> Other total dose radiation levels available on request

Figure 16: Radiation Hardness Parameters

# SINGLE EVENT UPSET CHARACTERISTICS



Figure 17: Typical Per-Bit Upset Cross-Section vs Ion LET

<sup>\*\*</sup> Worst case galactic cosmic ray upset - interplanetary/high altitude orbit

#### ORDERING INFORMATION





# http://www.dynexsemi.com

e-mail: power\_solutions@dynexsemi.com

# HEADQUARTERS OPERATIONS DYNEX SEMICONDUCTOR LTD

Doddington Road, Lincoln. Lincolnshire. LN6 3LF. United Kingdom. Tel: 00-44-(0)1522-500500 Fax: 00-44-(0)1522-500550

#### DYNEX POWER INC.

Unit 7 - 58 Antares Drive, Nepean, Ontario, Canada K2E 7W6. Tel: 613.723.7035 Fax: 613.723.1518 Toll Free: 1.888.33.DYNEX (39639) **CUSTOMER SERVICE CENTRES** 

France, Benelux, Italy and Spain Tel: +33 (0)1 69 18 90 00. Fax: +33 (0)1 64 46 54 50 North America Tel: 011-800-5554-5554. Fax: 011-800-5444-5444

UK, Germany, Scandinavia & Rest Of World Tel: +44 (0)1522 500500. Fax: +44 (0)1522 500020

## SALES OFFICES

France, Benelux, Italy and Spain Tel: +33 (0)1 69 18 90 00. Fax: +33 (0)1 64 46 54 50 Germany Tel: 07351 827723

North America Tel: (613) 723-7035. Fax: (613) 723-1518. Toll Free: 1.888.33.DYNEX (39639) / Tel: (831) 440-1988. Fax: (831) 440-1989 / Tel: (949) 733-3005. Fax: (949) 733-2986.

UK, Germany, Scandinavia & Rest Of World Tel: +44 (0)1522 500500. Fax: +44 (0)1522 500020 These offices are supported by Representatives and Distributors in many countries world-wide.

© Dynex Semiconductor 2000 Publication No. DS3692-7 Issue No. 7.0 January 2000

TECHNICAL DOCUMENTATION – NOT FOR RESALE. PRINTED IN UNITED KINGDOM

## Datasheet Annotations:

Dynex Semiconductor annotate datasheets in the top right hard corner of the front page, to indicate product status. The annotations are as follows:-

Target Information: This is the most tentative form of information and represents a very preliminary specification. No actual design work on the product has been started.

Preliminary Information: The product is in design and development. The datasheet represents the product as it is understood but details may change.

Advance Information: The product design is complete and final characterisation for volume production is well in hand.

This publication is issued to provide information only which (unless agreed by the Company in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. The Company reserves the right to alter without prior notice the specification, design or price of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to the Company's conditions of sale, which are available on request.